143 lines
3.5 KiB
C
143 lines
3.5 KiB
C
/* SPDX-License-Identifier: GPL-2.0 */
|
|
/*
|
|
* Rockchip MIPI CSI2 DPHY driver
|
|
*
|
|
* Copyright (C) 2020 Rockchip Electronics Co., Ltd.
|
|
*/
|
|
|
|
#ifndef _PHY_ROCKCHIP_CSI2_DPHY_COMMON_H_
|
|
#define _PHY_ROCKCHIP_CSI2_DPHY_COMMON_H_
|
|
|
|
#include <linux/rk-camera-module.h>
|
|
#include <linux/rkcif-config.h>
|
|
|
|
#define PHY_MAX 16
|
|
#define MAX_DEV_NAME_LEN 32
|
|
|
|
#define MAX_SAMSUNG_PHY_NUM 2
|
|
|
|
#define MAX_INNO_PHY_NUM 2
|
|
|
|
/* add new chip id in tail by time order */
|
|
enum csi2_dphy_chip_id {
|
|
CHIP_ID_RK3568 = 0x0,
|
|
CHIP_ID_RK3588 = 0x1,
|
|
CHIP_ID_RK3588_DCPHY = 0x2,
|
|
CHIP_ID_RV1106 = 0x3,
|
|
CHIP_ID_RK3562 = 0x4,
|
|
CHIP_ID_RK3576 = 0x5,
|
|
};
|
|
|
|
enum csi2_dphy_rx_pads {
|
|
CSI2_DPHY_RX_PAD_SINK = 0,
|
|
CSI2_DPHY_RX_PAD_SOURCE,
|
|
CSI2_DPHY_RX_PADS_NUM,
|
|
};
|
|
|
|
enum csi2_dphy_lane_mode {
|
|
LANE_MODE_UNDEF = 0x0,
|
|
LANE_MODE_FULL,
|
|
LANE_MODE_SPLIT,
|
|
};
|
|
|
|
struct grf_reg {
|
|
u32 offset;
|
|
u32 mask;
|
|
u32 shift;
|
|
};
|
|
|
|
struct csi2dphy_reg {
|
|
u32 offset;
|
|
};
|
|
|
|
#define MAX_DPHY_SENSORS (2)
|
|
#define MAX_NUM_CSI2_DPHY (0x2)
|
|
|
|
struct csi2_sensor {
|
|
struct v4l2_subdev *sd;
|
|
struct v4l2_mbus_config mbus;
|
|
struct v4l2_mbus_framefmt format;
|
|
int lanes;
|
|
};
|
|
|
|
struct csi2_dphy_hw;
|
|
struct samsung_mipi_dcphy;
|
|
|
|
struct dphy_drv_data {
|
|
const char dev_name[MAX_DEV_NAME_LEN];
|
|
enum csi2_dphy_chip_id chip_id;
|
|
char num_inno_phy;
|
|
char num_samsung_phy;
|
|
};
|
|
|
|
struct csi2_dphy {
|
|
struct device *dev;
|
|
struct list_head list;
|
|
struct csi2_dphy_hw *dphy_hw;
|
|
struct csi2_dphy_hw *dphy_hw_group[MAX_INNO_PHY_NUM];
|
|
struct samsung_mipi_dcphy *samsung_phy;
|
|
struct samsung_mipi_dcphy *samsung_phy_group[MAX_SAMSUNG_PHY_NUM];
|
|
struct v4l2_async_notifier notifier;
|
|
struct v4l2_subdev sd;
|
|
struct mutex mutex; /* lock for updating protection */
|
|
struct media_pad pads[CSI2_DPHY_RX_PADS_NUM];
|
|
struct csi2_sensor sensors[MAX_DPHY_SENSORS];
|
|
u64 data_rate_mbps;
|
|
int num_sensors;
|
|
int phy_index;
|
|
struct rkcif_csi_info csi_info;
|
|
void *phy_hw[RKMODULE_MULTI_DEV_NUM];
|
|
bool is_streaming;
|
|
int lane_mode;
|
|
const struct dphy_drv_data *drv_data;
|
|
struct rkmodule_csi_dphy_param dphy_param;
|
|
};
|
|
|
|
struct dphy_hw_drv_data {
|
|
const struct hsfreq_range *hsfreq_ranges;
|
|
int num_hsfreq_ranges;
|
|
const struct hsfreq_range *hsfreq_ranges_cphy;
|
|
int num_hsfreq_ranges_cphy;
|
|
const struct grf_reg *grf_regs;
|
|
int num_grf_regs;
|
|
const struct csi2dphy_reg *csi2dphy_regs;
|
|
int num_csi2dphy_regs;
|
|
void (*individual_init)(struct csi2_dphy_hw *hw);
|
|
int (*stream_on)(struct csi2_dphy *dphy, struct v4l2_subdev *sd);
|
|
int (*stream_off)(struct csi2_dphy *dphy, struct v4l2_subdev *sd);
|
|
enum csi2_dphy_chip_id chip_id;
|
|
};
|
|
|
|
struct csi2_dphy_hw {
|
|
struct device *dev;
|
|
struct regmap *regmap_grf;
|
|
struct regmap *regmap_sys_grf;
|
|
const struct grf_reg *grf_regs;
|
|
const struct csi2dphy_reg *csi2dphy_regs;
|
|
const struct dphy_hw_drv_data *drv_data;
|
|
void __iomem *hw_base_addr;
|
|
struct clk_bulk_data *clks_bulk;
|
|
struct reset_control *rsts_bulk;
|
|
struct csi2_dphy *dphy_dev[MAX_NUM_CSI2_DPHY];
|
|
struct v4l2_subdev sd;
|
|
struct mutex mutex; /* lock for updating protection */
|
|
atomic_t stream_cnt;
|
|
int num_clks;
|
|
int num_sensors;
|
|
int dphy_dev_num;
|
|
enum csi2_dphy_lane_mode lane_mode;
|
|
struct resource *res;
|
|
|
|
int (*stream_on)(struct csi2_dphy *dphy, struct v4l2_subdev *sd);
|
|
int (*stream_off)(struct csi2_dphy *dphy, struct v4l2_subdev *sd);
|
|
int (*ttl_mode_enable)(struct csi2_dphy_hw *hw);
|
|
void (*ttl_mode_disable)(struct csi2_dphy_hw *hw);
|
|
int (*quick_stream_on)(struct csi2_dphy *dphy, struct v4l2_subdev *sd);
|
|
int (*quick_stream_off)(struct csi2_dphy *dphy, struct v4l2_subdev *sd);
|
|
};
|
|
|
|
int rockchip_csi2_dphy_hw_init(void);
|
|
int rockchip_csi2_dphy_init(void);
|
|
|
|
#endif
|