/* * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd * * SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ #include #include / { dram_timing: dram_timing { compatible = "rockchip,dram-timing"; dram_spd_bin = ; sr_idle = <0x18>; pd_idle = <0x20>; dram_dll_disb_freq = <300>; phy_dll_disb_freq = <400>; dram_odt_disb_freq = <333>; phy_odt_disb_freq = <333>; ddr3_drv = ; ddr3_odt = ; lpddr3_drv = ; lpddr3_odt = ; lpddr2_drv = ; /* lpddr2 not supported odt */ phy_ddr3_clk_drv = ; phy_ddr3_cmd_drv = ; phy_ddr3_dqs_drv = ; phy_ddr3_odt = ; phy_lp23_clk_drv = ; phy_lp23_cmd_drv = ; phy_lp23_dqs_drv = ; phy_lp3_odt = ; }; };